# Instructions: Language of the Computer

CSI3102-02: Architecture of Computers (컴퓨터아키텍쳐)

Youngsok Kim (김영석)

#### Talking with Computers

- To command a computer's hardware, we need to speak the computer's language.
- A computer's words are called instructions, and its vocabulary is called an instruction set.
- We will focus on the MIPS ISA.
  - Has been developed by MIPS Technologies since the 1980s
- Various ISAs exist; however, they are quite similar.
  - All computers should support a few basic operations.
  - We will discuss some of ARMv7/ARMv8 ISAs as well.

#### MIPS: A PL for MIPS CPUs

- MIPS is an ISA defining all sorts of things of a CPU.
- MIPS is a PL for specifying what the CPU should do.
- By viewing MIPS as a PL, we will discuss
  - Its programming model & paradigm
  - Its **syntax** (data types, operations, ...)
    - What kinds of strings/values are accepted by the MIPS ISA?
  - Its **semantics** (instructions, ...)
    - How does the MIPS ISA assign meaning to the strings/values?

#### Collectively, a.k.a. **Programmer-Visible State** (PVS)

#### MIPS: Imperative Programming

- MIPS instructions change the CPU's state!
  - e.g., values stored in some memory
- All instructions are executed sequentially.
  - Support jumps/branches which adjust the execution flow
  - Similar to C/C++, Java, Python, ...
- The PVS of the MIPS ISA consists of
  - A CPU core for executing MIPS instructions
  - Registers which the CPU cores can directly access to
  - Memory whose data can be loaded to the registers

## MIPS: Programming Model

- A load-store architecture with 32 registers
  - Divide instruction into memory access and ALU operations
    - One instruction cannot perform memory access and ALU operations at the same time.

• The CPU core accesses the registers using the ALU operations.



#### MIPS: Bits & Data Sizes

- All data in a CPU are stored as binary numbers.
  - Widely referred to as bits; each bit is either 0 or 1.
  - e.g., 1100<sub>(2)</sub> instead of 12<sub>(10)</sub>
- Popular data sizes have special names!
  - Bit: 1-bit data
  - Byte: 8-bit data
  - Halfword: 16-bit (2-byte) data
  - Word: 32-bit (or 4-byte) data
  - **Doubleword**: 64-bit (or 8-byte) data



#### MIPS: Numbers

- Unsigned: n-bit-long positive binary numbers
  - Range: 0 ~ 2<sup>n</sup>-1
  - With 4 bits, min value:  $0000_{(2)}$  (= 0) max value:  $1111_{(2)}$  (= 8+4+2+1 = 15 = 2<sup>4</sup>-1)
- Signed: n-bit-long two's complement
  - Use the first bit as a sign bit (0: positive, 1: negative)
  - Range:  $-2^{n-1} \sim 2^{n-1}-1$
  - With 4 bits, min value:  $1000_{(2)}$  (= -8 = -2<sup>3</sup>) max value:  $0111_{(2)}$  (= 4+2+1 = 7 = 2<sup>3</sup>-1)

#### Programming Model w/ Data Sizes



#### MIPS: Registers & Memory

#### MIPS operands

| Name                            | Example                                                                                | Comments                                                                                                                                                                                    |
|---------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.               |

#### 32 registers

- 32 bits/register
- Some registers have special purposes (e.g., \$zero).

#### 2<sup>30</sup> memory words

Equivalent to 2<sup>32</sup> memory bytes (1 word = 4 bytes)

#### MIPS: Data Placement

- MIPS supports both big- and little-endian.
  - Big-endian places the Most-Significant Byte (MSB) first.
  - Little-endian places the Least-Significant Byte (LSB) first.
    - e.g.,  $0 \times 111001_{(16)}$  is stored as "011011<sub>(16)</sub>", not "111001<sub>(16)</sub>"

| <b>Big-Endian</b> | 11 | 00 | 01 |
|-------------------|----|----|----|
| Byte Address      | 0  | 1  | 2  |



- Many ISAs support little-endian only.
  - Reading more bits == reading larger data sizes
  - e.g., read 2/4 bytes from some memory address X
     → read halfword/word values from memory address X

#### MIPS: Two Key Principles

- Instructions are represented as numbers.
  - With respect to the appropriate instruction formats
- Stored-program concept
  - MIPS ISA stores both instructions and data in the main memory.



#### MIPS: Design Principles

- Simplicity favors regularity.
  - e.g., Require every arithmetic/logic instruction to have exactly three operands.
- Smaller is faster.
  - e.g., The limit of 32 word-long registers (not 64 registers, 128 registers, ...)
- Good design demands good compromises.
  - e.g., Keep all instructions the same length (32 bits) rather than having a single instruction format for all.

These properties greatly simplify the hardware complexity of MIPS processors!

#### MIPS: Instructions

#### Arithmetic instructions

- Perform an arithmetic operation using the 32 registers
- Two input operands (either a register or an immediate)
- One output operand (a register)

#### Data transfer instructions

- Transfer data between registers and memory
- Involve the size of the data (e.g., word)

#### **Arithmetic Instructions**

- Each arithmetic instruction performs only one op, and it must always have exactly three variables.
  - add t0, t1, t2 adds two registers t1 and t2, and puts the sum in variable t0.
- They can use constants as an input operand.
  - Constants in instructions are called immediates.
  - e.g., addi t0, t1, 20 performs t0 = t1 + 20

#### MIPS assembly language

| Category   | Instruction   | Example            | Meaning                 | Comments                |
|------------|---------------|--------------------|-------------------------|-------------------------|
| Arithmetic | add           | add \$s1,\$s2,\$s3 | \$s1 = \$s2 + \$s3      | Three register operands |
|            | subtract      | sub \$s1,\$s2,\$s3 | \$s1 = \$s2 - \$s3      | Three register operands |
|            | add immediate | addi \$s1,\$s2,20  | \$s1 = \$s2 + <b>20</b> | Used to add constants   |

## Data Transfer Instructions (1/3)

- How can we access large arrays, structures, etc.?
  - Arithmetic instructions can only access the 32 registers.
- Data transfer instructions & memory addresses
  - Load/store data from/to main memory using addresses
  - e.g., The values of a 1-D array get stored in a sequential manner in the main memory from the starting address of the array.

memory
$$[0..2] = \{1,101,10\} \rightarrow$$



## Data Transfer Instructions (2/3)

- Transfer data between registers and memory
  - The access granularity of memory is byte (= 8 bits).
- Need to specify the size of the data to load/store
  - e.g., lw loads a word (= 32 bits = 4 bytes)
- Also, the offset to be added to the base register
  - address-to-access = the base register's value + offset
  - e.g., lw t1, 0x40(t0) loads a word starting from memory address 0x1040, and stores the word to register t1.



## Data Transfer Instructions (3/3)

Combinations of load/store and data widths

|                  |                       |     |               | 1                                |                                       |
|------------------|-----------------------|-----|---------------|----------------------------------|---------------------------------------|
|                  | load word             | 1w  | \$s1,20(\$s2) | \$s1 = Memory[\$s2 + 20]         | Word from memory to register          |
|                  | store word            | SW  | \$s1,20(\$s2) | Memory[\$s2 + 20] = \$s1         | Word from register to memory          |
|                  | load half             | 1h  | \$s1,20(\$s2) | \$s1 = Memory[\$s2 + 20]         | Halfword memory to register           |
|                  | load half unsigned    | 1hu | \$s1,20(\$s2) | \$s1 = Memory[\$s2 + 20]         | Halfword memory to register           |
| D-4-             | store half            | sh  | \$s1,20(\$s2) | Memory[\$s2 + 20] = \$s1         | Halfword register to memory           |
| Data<br>transfer | load byte             | 1b  | \$s1,20(\$s2) | \$s1 = Memory[\$s2 + 20]         | Byte from memory to register          |
| transier         | load byte unsigned    | 1bu | \$s1,20(\$s2) | \$s1 = Memory[\$s2 + 20]         | Byte from memory to register          |
|                  | store byte            | sb  | \$s1,20(\$s2) | Memory[\$s2 + 20] = \$s1         | Byte from register to memory          |
|                  | load linked word      | 11  | \$s1,20(\$s2) | \$s1 = Memory[\$s2 + 20]         | Load word as 1st half of atomic swap  |
|                  | store condition, word | SC  | \$s1,20(\$s2) | Memory[\$s2+20]=\$s1;\$s1=0 or 1 | Store word as 2nd half of atomic swap |
|                  | load upper immed.     | lui | \$s1,20       | \$s1 = 20 * 2 <sup>16</sup>      | Loads constant in upper 16 bits       |
| -                |                       |     |               |                                  |                                       |

• Some special load/store instructions (i.e., 11, sc) perform an atomic swap operations as well.

#### MIPS: Instruction Format (1/2)

- Define the layout of an instruction in the memory
  - e.g.,  $0000010010010000100000000100000_{(2)}$  represents add \$t0, \$s2, \$t0
- All instructions are 32 bits and consist of fields.

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- op: opcode; basic operation of the instruction (e.g., add)
- **rs**, **rt**: the 1st and 2nd register source operands
- rd: the register destination operand
- **shamt**: shift amount
- funct: function; selects the specific variant of the op

## MIPS: Instruction Format (2/2)

| Instruction     | Format | ор                | rs  | rt  | rd   | shamt | funct             | address  |
|-----------------|--------|-------------------|-----|-----|------|-------|-------------------|----------|
| add             | R      | 0                 | reg | reg | reg  | 0     | 32 <sub>ten</sub> | n.a.     |
| sub (subtract)  | R      | 0                 | reg | reg | reg  | 0     | 34 <sub>ten</sub> | n.a.     |
| add immediate   | I      | 8 <sub>ten</sub>  | reg | reg | n.a. | n.a.  | n.a.              | constant |
| lw (load word)  | 1      | 35 <sub>ten</sub> | reg | reg | n.a. | n.a.  | n.a.              | address  |
| sw (store word) | 1      | 43 <sub>ten</sub> | reg | reg | n.a. | n.a.  | n.a.              | address  |

- e.g., Converting add \$t0, \$s2, \$t0 to
   000000 10010 01000 01000 00000 100000<sub>(2)</sub>
  - op = add (000000110011)
  - rs = \$s2 (10010)
  - **rt** = \$t0 (01000)
  - rd = \$t0 (01000)
  - shamt = 0 (00000)
  - funct = 32 (100000)

#### MIPS: Instruction Types

- Different instructions require different formats!
  - e.g., adds must specify three registers,
     loads must specify two registers and an immediate,
     stores must specify two registers and a doubleword
- Provide different instruction formats to instructions depending on their needs (or types)
  - **R-type**: two source registers & one destination register
  - I-type: one source register, one destination register, and an immediate
  - **J-type**: the instruction format for jump instructions

#### MIPS: R- & I-Type Instructions

• **R-type**: two source registers (rs, rt), one destination register (rd)

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

• I-type: one register and an immediate as input



- One source register (rs), one destination register (rt), and a 16-bit signed immediate (constant or address)
- Used for arithmetic operations with one constant operand and load instructions

# MIPS: Logical Operations (1/3)

- Shift operations (e.g., s11, sr1)
  - Shift all the bits in a doubleword to the left or right, filling the emptied bits with **0s**.
    - e.g., slli x11, x19, 4 // <-- x11 = x11 << 4 bits If x19 =  $...00001111_{(2)}$ , then x11 =  $...000011110000_{(2)}$ .
  - Useful for multiplying/dividing unsigned numbers by 2<sup>i</sup>
    - e.g.,  $0010_{(2)} * 2^{2}_{(10)} = 1000_{(2)}$ ,  $1000_{(2)} / 2^{3}_{(10)} = 0001_{(2)}$
  - Utilize the **R-type** instruction format
    - e.g., sll \$t2, \$s0, 4

| ор | rs | rt | rd | shamt | funct |  |
|----|----|----|----|-------|-------|--|
| 0  | 0  | 16 | 10 | 4     | 0     |  |

$$s11 \rightarrow op = 0$$
, funct = 0  
 $st2 \rightarrow rd = 10$ ,  $so2 \rightarrow rt = 16$ ,  $so2 \rightarrow rd = 4$ 

# MIPS: Logical Operations (2/3)

- Bitwise/Bit-by-bit operations
  - and and instructions: bitwise logical AND
    - Useful for isolating a field from an instruction
    - e.g., Isolate the 6-bit op field from an instruction through instr & 11111100...00 (2)
      - → All the bits except the op field become 0!



- or and ori instructions: bitwise logical OR
- nor instruction: bitwise logical NOT

# MIPS: Logical Operations (3/3)

| Logical operations | C operators | Java operators | MIPS instructions |
|--------------------|-------------|----------------|-------------------|
| Shift left         | <<          | <<             | s11               |
| Shift right        | >>          | >>>            | srl               |
| Bit-by-bit AND     | &           | &              | and, andi         |
| Bit-by-bit OR      |             |                | or, ori           |
| Bit-by-bit NOT     | ~           | ~              | nor               |

FIGURE 2.8 C and Java logical operators and their corresponding MIPS instructions. MIPS implements NOT using a NOR with one operand being zero.

#### MIPS: Representing Text

- Support ASCII characters
  - Require one byte (or 8 bits) to store one character
  - e.g., 65<sub>(10)</sub> represents 'A', 109<sub>(10)</sub> represents 'm'.

| ASCII<br>value | Char-<br>acter |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 32             | space          | 48             | 0              | 64             | @              | 80             | Р              | 96             |                | 112            | р              |
| 33             | !              | 49             | 1              | 65             | Α              | 81             | Q              | 97             | a              | 113            | q              |
| 34             |                | 50             | 2              | 66             | В              | 82             | R              | 98             | b              | 114            | r              |
| 35             | #              | 51             | 3              | 67             | С              | 83             | S              | 99             | С              | 115            | S              |
| 36             | \$             | 52             | 4              | 68             | D              | 84             | T              | 100            | d              | 116            | t              |
| 37             | %              | 53             | 5              | 69             | Е              | 85             | U              | 101            | е              | 117            | u              |
| 38             | &              | 54             | 6              | 70             | F              | 86             | V              | 102            | f              | 118            | V              |
| 39             |                | 55             | 7              | 71             | G              | 87             | W              | 103            | g              | 119            | W              |
| 40             | (              | 56             | 8              | 72             | Н              | 88             | X              | 104            | h              | 120            | X              |
| 41             | )              | 57             | 9              | 73             | I              | 89             | Y              | 105            | İ              | 121            | y              |
| 42             | *              | 58             | :              | 74             | J              | 90             | Z              | 106            | j              | 122            | Z              |
| 43             | +              | 59             | ;              | 75             | K              | 91             | ]              | 107            | k              | 123            | {              |
| 44             | ,              | 60             | <              | 76             | L              | 92             | \              | 108            | I              | 124            |                |
| 45             | -              | 61             | =              | 77             | M              | 93             | ]              | 109            | m              | 125            | }              |
| 46             |                | 62             | >              | 78             | N              | 94             | ۸              | 110            | n              | 126            | 2              |
| 47             | /              | 63             | ?              | 79             | 0              | 95             | _              | 111            | 0              | 127            | DEL            |

ASCII representation of characters

(ASCII: the American Standard Code for Information Exchange)

#### MIPS: Text Processing

- Involves byte-by-byte operations
  - e.g., count the number of characters in a string, parse a C statement byte-by-byte
- Load byte (1b) instruction
  - e.g., lb \$t0, 0(\$sp)
  - Read a byte from the memory address \$sp+0, and store the byte in the rightmost 8 bits of \$t0
- Store byte (sb) instruction
  - e.g., sb \$t0, 0(\$gp)
  - Take a byte from the rightmost 8 bits of register \$±0, and store the byte at the memory address \$gp+0

#### **Conditional Branches**

- Alter the execution flow of instructions
  - e.g., if-then-else and goto statements in C
- Branch if equal (beq) instruction
  - Syntax: beq r1, r2, L1
  - Go to the statement labeled L1 if the value in register r1
     is equal to the value in register r2 (r1 == r2)
- Branch if not equal (bne) instruction
  - Syntax: bne r1, r2, L1
  - Go to the statement labeled L1 if the value in register r1 is not equal to the value in register r2 (r1 != r2)

#### **Example: Conditional Branches**

```
int i, j, f, g, h;
/* ... some code ... */
else {
    .. some code ... */
```

```
// t0: i, t1: j
 // t2: f, t3: g, t4: h
 // ... some code ...
 bne t0, t1, Else
 add t2, t3, t4
 beq zero, zero, Exit
Else: ←
 sub t2, t3, t4
 // ... some code ...
```

C code

MIPS assembly code

#### Loops

- beq/bne instructions test equality/inequality.
- Loops demand more tests such as ≤, ≥, <, >, ...
  - e.g., for (int i = 0; i < 10; i++) {} needs < test.
- Set on less than (slt) instruction
  - Syntax: slt rd, rs, rt
  - Set rd = 1 if rs < rt, rd = 0 if  $rs \ge rt$
- An immediate version of the slt instruction (slti)
  - Syntax: slti rd, rs, const
  - Set rd = 1 if rs < const, rd = 0 if rs ≥ const

#### Case/Switch Statements

- Many PLs have case or switch statement.
  - Select one of many paths depending on a single value
  - e.g., switch (val) { case 0: ...; case 1: ...; }
- Solution 1: Replace with a chain of if-then-elses.
- Solution 2: Indirect branches
  - Store target addresses in a branch (address) table
  - Load a target address from the branch table to a register
  - Use a jump register (jr) instruction on the register
    - Take an unconditional jump to the address stored in the register

#### Supporting Procedures/Functions

- One way to abstract multiple operations
  - e.g., simply write as function addTwoNums(a, b) instead of writing all the code for adding a and b.
- Involve passing control and data between procedures (or **functions**)
  - e.g., pass num1 = 1, num2 = 2 to function addTwoSums, execute addTwoSums, pass c = 3 to function main

```
void main() {
  int num1 = 1, num2 = 2, num3;
  num3 = addTwoSums(num1, num2);
  printf("num3 = %d\n", num3);
}
```

```
int addTwoSums(int a, int b) {
   int c = a + b;
   return c;
}
```

## Function Calls (1/2)

- Follow the following register allocation convention
  - a0~a3: four **argument registers** to pass parameters
  - v0~v1: two **value registers** to return values
  - ra: return address register to store the point of origin
- Jump-and-link (jal) instruction
  - Syntax: jal ProcedureAddress
  - Jump to ProcedureAddress & write return address to ra
- Jump register (jr) instruction
  - Syntax: jr \$ra
  - Jump to the address stored in register ra

## Function Calls (2/2)

- Invoking a callee function from a caller function
  - Caller: Put the parameter values in registers a0 ~ a3
  - Caller: Use jal A to branch to the callee function A
  - Callee: Perform calculations, put the results in v0 ~ v1
  - Callee: Return control to the caller with jr \$ra
- Program Counter (PC) register
  - Store the memory address of the current instruction
  - Used to store the next instruction address when jal'ing,
  - e.g., When jal'ing, store PC+4 to \$ra so that we can resume the current function's execution.

# Example: Function Calls (1/6)



**MIPS assembly Code** 

# Example: Function Calls (2/6)



**MIPS assembly Code** 

# Example: Function Calls (3/6)



**MIPS assembly Code** 

#### Example: Function Calls (4/6)



**MIPS assembly Code** 

#### Example: Function Calls (5/6)



**MIPS assembly Code** 

#### Example: Function Calls (6/6)



**MIPS assembly Code** 

#### What If We Need More Registers?

- Argument registers (\$a0~\$a3) may not be enough!
  - e.g., functions with more than four arguments
- Use a stack to spill registers
  - Stack: last-in, first-out data structure
  - Backup a few registers to the stack, use the now-free registers for operations, and then restore the registers
  - Utilize the stack pointer (\$sp)
    - Points to the most recently allocated address in the stack
  - The stack grows from higher addresses to lower addresses.
    - Decrement \$sp when pushing/spilling a register to the stack
    - Increment \$sp when popping/restoring a register from the stack

#### MIPS: Register Spilling

- Previously, the register allocation convention is:
  - \$a0 ∼ \$a3: parameter registers
  - \$ra: return address register

- Now, we add the followings to the convention:
  - \$t0 ~ \$t9: **temporary** registers **not preserved** by the callee function upon a function call
    - If the caller uses them, the caller should spill & restore them.
  - \$s0 ~ \$s7: saved registers which must be preserved on a function call
    - If the callee uses them, the callee should spill & restore them.

### Spilling Registers with a Stack



FIGURE 2.10 The values of the stack pointer and the stack (a) before, (b) during, and (c) after the procedure call. The stack pointer always points to the "top" of the stack, or the last word in the stack in this drawing.

• A **caller** needs to backup the **temporary** registers (\$t0 ~ \$t9), not the saved registers (\$s0 ~ \$s7).

#### Example: Register Spilling (1/12)



#### Example: Register Spilling (2/12)



MIPS assembly code

#### Example: Register Spilling (3/12)



#### Example: Register Spilling (4/12)



### Example: Register Spilling (5/12)



MIPS assembly code

#### Example: Register Spilling (6/12)



#### Example: Register Spilling (7/12)



MIPS assembly code

Registers

#### Example: Register Spilling (8/12)



```
0x1FFC
0x2000
        addi $sp, $sp, -8
        sw $t1, 4($sp)
0x2004
0x2008
        sw $t0, 0($sp)
        addi $a0, $zero, 123
0x200C
0x2010
        addi $a1, $zero, 321
0x2014
        jal complexFunction
        lw $t1, 4($sp)
0x2018
        lw $t0, 0($sp)
0x201C
        addi $sp, $sp, 8
0x2020
0x2038
```

MIPS assembly code

### Example: Register Spilling (9/12)



MIPS assembly code

Registers

#### Example: Register Spilling (10/12)



#### Example: Register Spilling (11/12)



### Example: Register Spilling (12/12)



#### **Nested Procedures**

- If a callee function invokes another function,
  - \$ra gets overwritten by the jal instruction.
  - The argument registers,  $$a0 \sim $a3$ , get overwritten.
- Spill \$ra and \$a0 ~ \$a3 along with other registers!
  - The caller spills the argument & temporary registers.
    - Up to 16 bytes for \$a0~\$a3, up to 40 bytes for \$t0~\$t9
  - The callee spills the return address and saved registers.
    - 4 bytes for \$ra, up to 32 bytes for \$s0~\$s7

| Preserved                     | Not preserved                     |
|-------------------------------|-----------------------------------|
| Saved registers: \$s0-\$s7    | Temporary registers: \$t0-\$t9    |
| Stack pointer register: \$sp  | Argument registers: \$a0-\$a3     |
| Return address register: \$ra | Return value registers: \$v0-\$v1 |
| Stack above the stack pointer | Stack below the stack pointer     |

#### Allocating Space on the Stack

- The segment of the stack containing a function's saved registers and local variables
  - e.g., local variables whose sizes are larger than registers
  - a.k.a. activation record (in the field of compilers)
- Frame pointer (\$fp)
  - Point to the first word of the frame
  - Used as a stable base register within a function for local memory references



#### Allocating Space on the Heap

- The heap supports dynamic memory allocations.
  - e.g., malloc() and free() in C
- The stack and the heap grow toward each other!
  - The stack grows from higher addresses to lower addresses.
  - The heap grows from lower addresses to higher addresses.



#### MIPS Register Conventions

| Name               | Register number | Usage                                        | Preserved on call? |
|--------------------|-----------------|----------------------------------------------|--------------------|
| \$zero             | 0               | The constant value 0                         | n.a.               |
| \$v0-\$v1          | 2–3             | Values for results and expression evaluation | no                 |
| \$a0-\$a3          | 4–7             | Arguments                                    | no                 |
| \$t0-\$t7          | 8–15            | Temporaries                                  | no                 |
| \$s0 <b>-</b> \$s7 | 16-23           | Saved                                        | yes                |
| \$t8-\$t9          | 24–25           | More temporaries                             | no                 |
| \$gp               | 28              | Global pointer                               | yes                |
| \$sp               | 29              | Stack pointer                                | yes                |
| \$fp               | 30              | Frame pointer                                | yes                |
| \$ra               | 31              | Return address                               | yes                |

**FIGURE 2.14** MIPS register conventions. Register 1, called \$at\$, is reserved for the assembler (see Section 2.12), and registers 26–27, called \$k0-\$k1, are reserved for the operating system. This information is also found in Column 2 of the MIPS Reference Data Card at the front of this book.

#### MIPS Addressing

#### Addressing

Any of several methods of locating and accessing information within storage

- Required by many critical execution scenarios
  - Handling >16-bit immediate operands
  - Locating branch/jump targets
  - Accessing the main memory

#### Addressing: 32-bit Immediates

- I-type instructions support 16-bit immediates.
- What if an immediate is larger than 16 bits?
  - e.g., 32-bit immediate operands
- Load upper immediate (lui) instruction
  - Set the upper 16 bits of a constant in a register
  - e.g., Assign a value of 003D0900<sub>(16)</sub> to \$s0
    - lui \$s0, 61 followed by ori \$s0, \$s0, 2304
      - Let's assume that the initial value of \$50 is 0.
      - Executing the lui instruction results in  $\$s0 = 003D0000_{(16)}$ .
      - Executing the ori instruction results in  $\$s0 = 003D0900_{(16)}$ .
  - Compilers/assemblers must break large constants into pieces, and then reassemble them into a register!

#### Addressing: Branches & Jumps

- Jumps utilize the **J-type** instruction format.
  - 6-bit operation field + 26-bit address field
  - e.g., j 10000
    - Go to location 10000

| • | 2      | 10000   |
|---|--------|---------|
|   | 6 bits | 26 bits |

- Branches use the **I-type** instruction format.
  - Specify two operands for tests (e.g., equality)
  - e.g., bne \$s0, \$s1, Exit
    - Go to Exit if \$s0 != \$s1

| • | 5      | 16     | 17     | Exit    |
|---|--------|--------|--------|---------|
|   | 6 bits | 5 bits | 5 bits | 16 bits |

#### Addressing: Branches & Jumps

- Jumps use the **J-type** instruction format.
  - 6-bit operation + **26-bit** address (**2**<sup>26</sup> addresses)
  - e.g., j 10000
    - Go to location 10000

| • | 2      | 10000   |
|---|--------|---------|
|   | 6 bits | 26 bits |

- Branches use the **I-type** instruction format.
  - 16-bit immediate as address (216 addresses)
  - e.g., bne \$s0, \$s1, Exit
    - Go to Exit if \$s0 != \$s1

| • | 5      | 16     | 17     | Exit    |
|---|--------|--------|--------|---------|
|   | 6 bits | 5 bits | 5 bits | 16 bits |

#### PC-Relative Addressing (1/2)

- Storing addresses in the 16-bit field for branches restricts the range of target addresses.
  - No program can be bigger than 2<sup>16</sup> if addresses of a program must fit in the 16-bit field.
- Register-relative addressing
  - Calculate a branch instruction as:
     Program Counter = Register + Branch Address
  - Allow the program to be as large as 2<sup>32</sup>
  - Can use conditional branches

**Q**: Which register should we use as the base register?

#### PC-Relative Addressing (2/2)

- Motivation: the nature of conditional branches
  - Conditional branches are used in loops and if statements.
  - They tend to branch to a nearby instruction.
    - e.g., About 50% of all conditional branches in SPEC benchmarks go to locations less than 16 instructions away.
  - Branch target addresses of almost all loops and if statements are much smaller than 2<sup>16</sup> words.
- Thus, let's use \$pc as the base register!
  - \$pc stores the address of the current instruction.
  - In reality, however, the base address becomes (\$pc + 4).
  - Also, MIPS interprets the 16-bit field as words, not bytes.
    - 16-bit byte:  $-2^{15} \sim 2^{15}$ -1, 16-bit word:  $-2^{17} \sim 2^{17}$ -4

#### MIPS Addressing Modes

- Immediate
  - The operand is a constant.
- Register
  - The operand is a register.
- Base/Displacement
  - The operand is at memory[reg+constant].
- PC-relative
  - Branch to PC+constant
- Pseudodirect
  - Jump to {\$pc[31:26], address[25:0]}



#### Decoding the Machine Language

- Used by compilers/assemblers and for reverseengineering MIPS executables
- (Typical) Procedure
  - Obtain the 6-bit op field from a 32-bit instruction
  - Identify the format (i.e., R, I, J) of the instruction
  - Split the 32-bit instruction into the format's fields
  - Calculate the values of the identified fields

Heavily rely on the MIPS ISA manual

#### MIPS Instruction Encoding

• Figure 2.19 in the textbook

| op(31:26)       |                     |            |             |                       |                       |                          |        |            |
|-----------------|---------------------|------------|-------------|-----------------------|-----------------------|--------------------------|--------|------------|
| 28–26           | 0(000)              | 1(001)     | 2(010)      | 3(011)                | 4(100)                | 5(101)                   | 6(110) | 7(111)     |
| 24 20           |                     |            |             |                       |                       |                          |        |            |
| 31–29<br>0(000) | R-format            | D1+-/      | 4           | 0 1 il.               | b                     | b                        | blez   | h - h -    |
| 0(000)          | R-format            | B1tz/gez   | jump        | jump & link           | branch eq             | branch<br>ne             | DIEZ   | bgtz       |
| 1(001)          | add                 | addiu      | set less    | set less              | andi                  | ori                      | xori   | load upper |
|                 | immediate           |            | than imm.   | than imm.<br>unsigned |                       |                          |        | immediate  |
| 2(010)          | TLB                 | F1Pt       |             |                       |                       |                          |        |            |
| 3(011)          |                     |            |             |                       |                       |                          |        |            |
| 4(100)          | load byte           | load half  | 1w1         | load word             | load byte<br>unsigned | load<br>half<br>unsigned | lwr    |            |
| 5(101)          | store byte          | store half | swl         | store word            |                       |                          | swr    |            |
| 6(110)          | load linked<br>word | lwc1       |             |                       |                       |                          |        |            |
| 7(111)          | store cond.<br>word | swc1       |             |                       |                       |                          |        |            |
|                 |                     | •          |             | •                     |                       |                          | •      | •          |
|                 |                     |            | p(31:26)=01 | 0000 (TLB), rs        | (25:21)               |                          |        |            |
| 23–21           | 0(000)              | 1(001)     | 2(010)      | 3(011)                | 4(100)                | 5(101)                   | 6(110) | 7(111)     |
| 25–24           |                     |            |             |                       |                       |                          |        |            |
| 0(00)           | mfc0                |            | cfc0        |                       | mtc0                  |                          | ctc0   |            |
| 1(01)           |                     |            |             |                       |                       |                          |        |            |
| 2(10)           |                     |            |             |                       |                       |                          |        |            |
| 3(11)           |                     |            |             |                       |                       |                          |        |            |

|        | op(31:26)=000000 (R-format), funct(5:0) |        |                        |                      |         |        |        |              |
|--------|-----------------------------------------|--------|------------------------|----------------------|---------|--------|--------|--------------|
| 2-0    | 0(000)                                  | 1(001) | 2(010)                 | 3(011)               | 4(100)  | 5(101) | 6(110) | 7(111)       |
| 5–3    |                                         |        |                        |                      |         |        |        |              |
| 0(000) | shift left<br>logical                   |        | shift right<br>logical | sra                  | sllv    |        | srlv   | srav         |
| 1(001) | jump register                           | jalr   |                        |                      | syscall | break  |        |              |
| 2(010) | mfhi                                    | mthi   | mflo                   | mtlo                 |         |        |        |              |
| 3(011) | mult                                    | multu  | div                    | divu                 |         |        |        |              |
| 4(100) | add                                     | addu   | subtract               | subu                 | and     | or     | xor    | not or (nor) |
| 5(101) |                                         |        | set l.t.               | set l.t.<br>unsigned |         |        |        |              |
| 6(110) |                                         |        |                        |                      |         |        |        |              |
| 7(111) |                                         |        |                        |                      |         |        |        |              |

FIGURE 2.19 MIPS instruction encoding. This notation gives the value of a field by row and by column. For example, the top portion of the figure shows load word in row number 4 (100<sub>me</sub> for bits 31-29) of the instruction) and column number 3 (011<sub>me</sub> for bits 28-26 of the instruction), so the corresponding value of the op field (bits 31-26) is 100011<sub>me</sub>. Underscore means the field is used elsewhere. For example, R-format in row 0 and column 0 (op = 000000<sub>me</sub>) is defined in the bottom part of the figure. Hence, subtract in row 4 and column 2 of the bottom section means that the funct field (bits 5-0) of the instruction is 100010<sub>me</sub> and the op field (bits 31-26) is 000000<sub>me</sub>. The floating point value in row 2, column 1 is defined in Figure 3.18 in Chapter 3. Bltz/gez is the opcode for four instructions found in Appendix A: bltz, bgez, bltzal, and bgezal. This chapter describes instructions given in full name using color, while Chapter 3 describes instructions given in mnemonics using color. Appendix A covers all instructions.

 Show a mapping from the op field's value to the corresponding instruction and its format

## Example: Decoding 00af8020<sub>(16)</sub>

Obtain the 6-bit op field of the instruction

|        | ор(31:26)           |            |                       |                                   |                       |                          |        |                         |
|--------|---------------------|------------|-----------------------|-----------------------------------|-----------------------|--------------------------|--------|-------------------------|
| 28–26  | 0(000)              | 1(001)     | 2(010)                | 3(011)                            | 4(100)                | 5(101)                   | 6(110) | 7(111)                  |
| 31–29  | L                   |            |                       |                                   |                       |                          |        |                         |
| 0(000) | R-format            | Bltz/gez   | jump                  | jump & link                       | branch eq             | branch<br>ne             | blez   | bgtz                    |
| 1(001) | add<br>immediate    | addiu      | set less<br>than imm. | set less<br>than imm.<br>unsigned | andi                  | ori                      | xori   | load upper<br>immediate |
| 2(010) | TLB                 | F1Pt       |                       |                                   |                       |                          |        |                         |
| 3(011) |                     |            |                       |                                   |                       |                          |        |                         |
| 4(100) | load byte           | load half  | lw1                   | load word                         | load byte<br>unsigned | load<br>half<br>unsigned | lwr    |                         |
| 5(101) | store byte          | store half | swl                   | store word                        |                       |                          | swr    |                         |
| 6(110) | load linked<br>word | 1wc1       |                       |                                   |                       |                          |        |                         |
| 7(111) | store cond.<br>word | swc1       |                       |                                   |                       |                          |        |                         |



## Example: Decoding 00af8020<sub>(16)</sub>

- Split the instruction using the R-type format 00000000101011111000000000001000000<sub>(2)</sub>
- → 000000 00101 01111 10000 00000 100000<sub>(2)</sub>
  op rs rt rd shamt funct

|        | op(31:26)=000000 (R-format), funct(5:0) |        |                        |                      |         |        |        |              |
|--------|-----------------------------------------|--------|------------------------|----------------------|---------|--------|--------|--------------|
| 2–0    | 0(000)                                  | 1(001) | 2(010)                 | 3(011)               | 4(100)  | 5(101) | 6(110) | 7(111)       |
| 5–3    |                                         |        |                        |                      |         |        |        |              |
| 0(000) | shift left<br>logical                   |        | shift right<br>logical | sra                  | sllv    |        | srlv   | srav         |
| 1(001) | jump register                           | jalr   |                        |                      | syscal1 | break  |        |              |
| 2(010) | mfhi                                    | mthi   | mflo                   | mtlo                 |         |        |        |              |
| 3(011) | mult                                    | multu  | div                    | divu                 |         |        |        |              |
| 4(100) | add                                     | addu   | subtract               | subu                 | and     | or     | xor    | not or (nor) |
| 5(101) |                                         |        | set l.t.               | set l.t.<br>unsigned |         |        |        |              |
| 6(110) |                                         |        |                        |                      |         |        |        |              |
| 7(111) |                                         |        |                        |                      |         |        |        |              |

# Example: Decoding 00af8020<sub>(16)</sub>

Decode each field of the instruction

000000 00101 01111 10000 00000 100000
$$_{(2)}$$
 op rs rt rd shamt funct \$\frac{\$1}{\$1} \$\$\frac{\$t7}{\$50}\$

| Name               | Register number | Usage                                        | Preserved on call? |
|--------------------|-----------------|----------------------------------------------|--------------------|
| \$zero             | 0               | The constant value 0                         | n.a.               |
| \$v0-\$v1          | 2–3             | Values for results and expression evaluation | no                 |
| \$a0-\$a3          | 4–7             | Arguments                                    | no                 |
| \$t0-\$t7          | 8–15            | Temporaries                                  | no                 |
| \$s0 <b>-</b> \$s7 | 16–23           | Saved                                        | yes                |
| \$t8-\$t9          | 24–25           | More temporaries                             | no                 |
| \$gp               | 28              | Global pointer                               | yes                |
| \$sp               | 29              | Stack pointer                                | yes                |
| \$fp               | 30              | Frame pointer                                | yes                |
| \$ra               | 31              | Return address                               | yes                |



# Supporting Parallelism

Instructions for Synchronization

#### Parallelism & Data Races

- Parallelism improves performance by executing multiple threads/processes in parallel.
  - e.g., perform n-by-m matrix multiplication using 4 threads
- Data races can occur!
  - Two memory accesses from different threads, and at least one is a write
  - Execution results can differ between program executions!



### Lock & Unlock Synchronization

- Lock-unlock creates a mutual exclusion.
  - Prevent accesses from different processors

 Within a mutual-exclusion region, a processor atomically reads from and/or writes to memory.



### **MIPS: Atomic Instructions**

- Basic synchronization primitives allow programs to acquire and release a lock.
  - e.g., single atomic exchange/swap operations
- Instead, MIPS uses a pair of instructions.
  - Load linked (11) instruction
    - Load the value from the target memory address to a register
    - Register a reservation on the target memory address
  - Store conditional (sc) instruction
    - Store the value of a register in memory
    - Change the value of the register to 1 if it succeeds, and to a 0 if it fails.

### MIPS: 11 & sc Instructions

- If the contents of the memory location specified by 11 changes before sc occurs, then sc fails and does not write to the memory.
- Example: an atomic exchange operation on the memory location specified by register \$s1

```
again: addi $t0,$zero,1 ;copy locked value
11 $t1,0($s1) ;load linked
sc $t0,0($s1) ;store conditional
beq $t0,$zero,again ;branch if store fails
add $s4,$zero,$t1 ;put load value in $s4
```

- 11 instruction: \$t1 ← memory[\$s1]
- sc instruction: memory[\$s1] ← \$t0
- \$t0 = 1 if success, 0 if failure

# Program-to-Binary

Translating and Starting a Program on MIPS CPUs

### Translating a Program

Executing a C program on a MIPS processor

#### Compiler

- C language→ assembly language
- Assembler
  - Assembly language
     → machine language
  - e.g., li \$t0, 123 → addi \$t0, \$zero, 123
  - Utilize the symbol table



### Starting a Program

#### Linker

- Link all the independently assembled machine language programs into one large machine language program
  - e.g., resolve libc library function calls
- Produces an executable which can run on a computer

#### Loader

- Read the executable
- Create an address space
- Copy instructions and data to the address space (memory)
- Initialize & instruct the computer to perform the instructions



### Dynamically Linked Libraries

- Linking libraries before executing a program
  - The library routines become part of the executable.
  - It loads all routines in the library which are called anywhere in the executable, even if not necessary.

#### Dynamically Linked Libraries (DLLs)

- The library routines are not linked & loaded until the program is run.
- Enable lazy linking & loading of library functions
  - Perform linking & loading of library functions' machine code at the time of the first invocation

### Starting a Java Program

- Java employs Just-In-Time (JIT) compilation.
  - The machine code gets generated during runtime by a Java Virtual Machine (JVM).



Achieve high portability, but low performance

# Putting It All Together (1/4)

```
void swap(int v[], unsigned int k) {
  int temp;
  temp = v[k];
  v[k] = v[k + 1];
  v[k + 1] = temp;
}
```

A C function which swaps two locations in memory

- Converting C code to MIPS assembly code
  - Allocate registers to program variables
  - Produce code for the body of the function
  - Preserve registers across function invocations

# Putting It All Together (2/4)

```
void swap(word $a0, word $a1) {
  word $t0;
  $t0 = memory[$a0 + 4 * $a1];
  memory[$a0 + 4 * $a1] = memory[$a0 + 4 * $a1 + 4];
  memory[$a0 + 4 * $a1 + 4] = $t0;
}
```

#### Allocate registers to program variables

- \$a0 for v, \$a1 for k, and \$t0 for temp
- Don't forget that memory addresses differ by 4!

# Putting It All Together (3/4)

```
void swap(word $a0, word $a1) {
  sll $t1, $a1, 2 // $t1 = $a1 << 2 = $a1 * 4
  add $t1, $a0, $t1 // $t1 = $a0 + $t1 = $a0 + 4 * $a1
 1w $t0, 0($t1) // $t0 = memory[$t1] = v[k]
  lw $t2, 4($t1) // $t2 = memory[$t1 + 4] = v[k + 1]
 sw $t2, 0($t1) // memory[$t1] = $t2 = v[k + 1]
 sw $t0, 4($t1) // memory[$t1 + 4] = $t0 = v[k]
  jr $ra
```

#### Produce code for the body of the function

\$t1 for the target memory address,
 \$t2 for storing the value of v[k + 1]

# Putting It All Together (4/4)

#### Preserve registers across function invocations

No need to preserve any registers

### Summary: MIPS ISA So Far

 Refer to Figure 2.44 and Appendix A for more details!

| MIPS instructions       | Name  | Format | Pseudo MIPS                     | Name  | Format |
|-------------------------|-------|--------|---------------------------------|-------|--------|
| add                     | add   | R      | move                            | move  | R      |
| subtract                | sub   | R      | multiply                        | mult  | R      |
| add immediate           | addi  | I      | multiply immediate              | multi | I      |
| load word               | 1 w   | I      | load immediate                  | li.   | I      |
| store word              | SW    | I      | branch less than                | blt   | I      |
| load half               | 1 h   | - 1    | branch less than<br>or equal    | ble   | I      |
| load half unsigned      | 1hu   | - 1    |                                 |       |        |
| store half              | sh    | - 1    | branch greater than             | bgt   | I      |
| load byte               | 1 b   | - 1    | branch greater than<br>or equal | bge   | I      |
| load byte unsigned      | 1bu   | - 1    |                                 |       |        |
| store byte              | sb    | I      |                                 |       |        |
| load linked             | 11    | I      |                                 |       |        |
| store conditional       | SC    | - 1    |                                 |       |        |
| load upper immediate    | lui   | I      |                                 |       |        |
| and                     | and   | R      |                                 |       |        |
| or                      | or    | R      |                                 |       |        |
| nor                     | nor   | R      |                                 |       |        |
| and immediate           | andi  | I      |                                 |       |        |
| or immediate            | ori   | I      |                                 |       |        |
| shift left logical      | sII   | R      |                                 |       |        |
| shift right logical     | srl   | R      |                                 |       |        |
| branch on equal         | beq   | - 1    |                                 |       |        |
| branch on not equal     | bne   | I      |                                 |       |        |
| set less than           | slt   | R      |                                 |       |        |
| set less than immediate | slti  | - 1    |                                 |       |        |
| set less than immediate | sltiu | - 1    |                                 |       |        |
| unsigned                | _     |        |                                 |       |        |
| jump                    | j     | J      |                                 |       |        |
| jump register           | jr    | R      |                                 |       |        |
| jump and link           | jal   | J      |                                 |       |        |